# DIGITAL DESIGN

LAB11 FSM MOORE MEALY

2020 FALL TERM @ CSE . SUSTECH

COMBINATORIAL VS SEQUENTIAL

```
module test_assign(input a, clk, output y1, y2 );
reg b, c, y1, y2;
always @ *
begin
    b=a;
    y1=b;
end

always @(posedge clk)
begin
    c<=a;
    y2<=c;
end
endmodule</pre>
```

```
rst C_reg RST C D RTL_ADD C RTL_REG_SYNC
```



\$trongly recommend: using blocking-assignment in combinatorial circuit while using non-blocking-assignment in sequential circuit

# FSM: FINITE STATE MACHINES

An FSM is defined by a list of its states, its initial state, and the conditions for each transition. Finite state machines are of two types – <u>deterministic finite state machines</u> and <u>non-deterministic finite state</u> <u>machines</u>. A deterministic finite-state machine can be constructed equivalent to any non-deterministic one.

When describing a FSM, the key is to clearly describe several elements of the state machine : how to make state transition

the conditions of state transition what is the output of each state.

Generally speaking, the state transition part is a synchronous sequential circuit after the state machine is implemented, and the judgment of the state transition condition is combinational logic.



#### 3 WAYS ON FSM

- (1) One-stage: The whole FSM is written into an always block, which describes not only the state transition, but also the input and output of the state. (NOT suggested)
- (2) **Two-stages**: two always blocks are used to describe the state machine, one of which uses synchronous time series to describe the state transition; the other uses combinational logic to judge the condition of state transition, to describe the law of state transition and output;
- (3) **Three-stages**: One always module uses synchronous timing to describe state transition, One always uses combination logic to judge state transition conditions and describe state transition rules, and the Other always block describes state output (which can either be output of combination circuit or the output of sequential circuit).

Generally speaking, the recommended FSM description method is the latter two. This is because: FSM, like other designs, is best designed in a synchronous sequential manner to improve the stability of the design and eliminate burrs.

# MOORE MODE

- Outputs are functions of present state only
- Outputs are synchronized with clock





#### MOORE MODE WITH 1 STAGE

```
timescale lns / lps
module moore_1b(input clk, rst_n, x_in, output[1:0] state);
reg [1:0] state;
parameter S0=2' b00, S1=2' b01, S2=2' b10, S3=2' b11;
always @(posedge clk, negedge rst_n) begin
    if("rst_n)
        state <= S0;
    else
    case(state)
    S0: if (x_in) state <= S1; else state <= S0;
    S1: if (x_in) state <= S2; else state <= S1;
    S2: if (x_in) state <= S3; else state <= S2;
    S3: if (x_in) state <= S0; else state <= S3;
    endcase
end
endmodule
```



# MOORE MODE WITH 2-STAGES

```
timescale lns / lps
module moore_2b(input clk, rst_n, x_in, output[1:0] state, next_state);
reg [1:0] state, next_state;
parameter S0=2'b00, S1=2'b01, S2=2'b10, S3=2'b11;
always @(posedge clk, negedge rst_n) begin
    if ("rst n)
        state <= S0:
    else
        state <= next state;
end
always @(state, x_in) begin
    case(state)
    S0: if (x_in) next_state = S1; else next_state = S0;
    S1: if (x_in) next_state = S2; else next_state = S1;
    S2: if (x_in) next_state = S3; else next_state = S2;
    S3: if (x_in) next_state = S0; else next_state = S3;
    endcase
end
endmodule
```



# SIMULATION ON ONE & TWO STAGE OF MOORE

```
timescale Ins / Ips
module sim_moore_12();
reg clk, rst_n, x_in;
wire [1:0] uls, u2s, u2ns;
moore_1b u1(clk, rst_n, x_in, u1s);
moore_2b u2(clk, rst_n, x_in, u2s, u2ns);
initial #70 $finish;
initial begin
clk = 1'b0:
rst n=1'b0;
forever #5 clk= clk;
initial fork
   x_in=1'b0;
   #1 rst_n = 1'b1;
   #3 x_in = 1'b1;
   #35 x_in = 1'b0;
   #40 x_in = 1'b1;
ioin
endmodule
```



```
al ways
#5 .....

al ways@(....,...)/*
......

al ways@(posedge ...., negesge....)
```

### MEALY MODE — PRITTER

- Outputs are functions of both present state and inputs
- Outputs may change if inputs change





#### MEALY MODE WITH 1-STAGE

不能在敏感列表中同时加电频信号和时钟跳跃

```
timescale ins / ips
   module mealy_1b(input clk, rst_n, x_in, output[1:0] state, output y);
 reg [1:0] state;
reg y:
parameter S0=2' b00, S1=2' b01, S2=2' b10, S3=2' b11:
always @(posedge clk, negedge rst_n) begin
                                                   if ("rst_n)
                                                 begin
                                                                                                         state <= S0:
                                                                                                       y <= 1'b0;
                                                         end
                                                         else
                                                   case (state)
                                                   S0: if (x_in) {state, y} \langle = \{S1, 1'b0\}; else \{state, y\} \langle = \{S0, 1'b0\}; else \{state, y\}; els
                                                   S1: if (x_in) {state, y} \langle = \{S2, 1'b0\}; else \{state, y\} \langle = \{S1, 1'b0\}; else \{state, y\} \langle
                                                   S2: if (x_in) {state, y} \langle = \{S3, 1'b0\}; else \{state, y\} \langle = \{S2, 1'b0\}; else \{state, y\} \langle
                                                   S3: if (x_in) {state, y} (= \{S0, 1'b1\}; else \{state, y\} (= \{S3, 1'b0\}; else \{state, y\})
                                                         endcase
 end
     endmodule
```

#### MEALY MODE WITH TWO-STAGES

```
timescale lns / lps
module mealy_2b(input clk, rst_n, x_in, output[1:0] state, next_state, output y);
reg [1:0] state, next_state;
reg y:
parameter S0=2'b00, S1=2'b01, S2=2'b10, S3=2'b11:
always @(posedge clk, negedge rst_n) begin
   if ("rst n)
   begin
        state <= S0:
       y <= 1'b0;
    end
    else
        state <= next_state;
end
always @(state,x_in) begin
    case (state)
   S0: if (x_in) {next_state, y} = {S1, 1'b0}; else {next_state, y} = {S0, 1'b0};
   S1: if (x_in) {next_state, y} = {S2, 1'b0}; else {next_state, y} = {S1, 1'b0};
   S2: if (x_in) {next_state, y} = {S3, 1'b0}; else {next_state, y} = {S2, 1'b0};
    S3: if (x_in) {next_state, y} = {S0,1'b1}; else {next_state, y} = {S3,1'b0};
    endcase
end
endmodule
```

#### MEALY MODE WITH THREE-STAGES

```
module mealy_3b(input clk,rst_n,x_in,output[1:0] state,next_state,output y)

reg [1:0] state,next_state;

reg y:

parameter S0=2'b00,S1=2'b01,S2=2'b10,S3=2'b11;

always @(posedge clk,negedge rst_n) begin...

always @(state,x_in) begin...

always @(state,x_in) begin...

endmodule
```

```
always @(posedge clk,negedge rst_n) begin

if (~rst_n)

begin

state <= S0;

y <= 1'b0;

end

else

state <= next_state;

end
```

```
always @(state, x_in) begin
  case(state)
  S0: if(x_in) next_state = S1: else next_state = S0:
  S1: if(x_in) next_state = S2: else next_state = S1:
  S2: if(x_in) next_state = S3: else next_state = S2:
  S3: if(x_in) next_state = S0: else next_state = S3:
  endcase
end
```

```
always @(state, x_in) begin
  case(state)
  S0, S1, S2: y=1'b0;
  S3: if(x_in) y=1'b1; else y=1'b0;
  endcase
end
```

# SIMULATION RESULT



# SCHEMATIC ON RTL VIEW



# MOORE VS MEALY

- Moore mode :
  - output is the state of the circuit ,usually not simplified the state
  - Relatively simple
- Mealy mode:
  - output is not the state of the circuit, the state can be simplified
  - Relatively complex

#### PRACTICE 1

A circuit has 2 inputs  $(x_in(5bit-width), clk)$  and 1 output $(y_out)$ . The circuit get the state of  $x_in$  at every posedge of clk, If the total number of received 1 is a multiple of 5, then  $y_out$  is valid, otherwise  $y_out$  is invalid.

- 1. Do the design by using behavior modeling in verilog. Is this a moore mode or mealy mode? Try to implement the circuit by two-stages and three-stages respectively.
- 2. Build testbench and verify the function on this sequential circuit.
- 3. Try to implement the circuit on Minisys board

# PRACTICE2

A sequential circuit consists of three D flip-flops A , B and C, an input x\_in .

while x\_in:0, the state of the circuit remains unchanged;

while x\_in: 1, the state of the circuit passes through 001, 010, 100, and then back to 001, so the cycle. 1. Do the design by using behavior modeling in verilog. Is this a moore mode or mealy mode? Try to implement the circuit by two-stages.

2. Build testbench and verify the function on this sequential circuit.

3. Try to implement the circuit on Minisys board